Analysis of Visible Light Communication using Integrated Avalanche Photodiode
Volume-4 | Issue-2

Smart WSN-based System for Forest Fire Detection with Reduced False Alarms
Volume-5 | Issue-2

Smart Dustbin using ESP32 for Waste Management
Volume-6 | Issue-4

A Review on Identifying Suitable Machine Learning Approach for Internet of Things Applications
Volume-3 | Issue-3

TOWARDS GHZ METALLIC ACCESS NETWORKS
Volume-1 | Issue-1

A Survey on Wireless Network Intrusion Detection
Volume-4 | Issue-1

Investigation on Unmanned Aerial Vehicle (UAV): An Overview
Volume-4 | Issue-3

REVIEW ON UBIQUITOUS CLOUDS AND PERSONAL MOBILE NETWORKS
Volume-1 | Issue-3

Digital Transformation by Data Fabric
Volume-4 | Issue-3

Process Control Ladder Logic Trouble Shooting Techniques Fundamentals
Volume-1 | Issue-4

TRUST BASED ROUTING ALGORITHM IN INTERNET OF THINGS (IoT)
Volume-1 | Issue-1

Hybrid Micro-Energy Harvesting Model using WSN for Self-Sustainable Wireless Mobile Charging Application
Volume-3 | Issue-3

Three Phase Coil based Optimized Wireless Charging System for Electric Vehicles
Volume-3 | Issue-3

Cyber-attack and Measuring its Risk
Volume-3 | Issue-4

REVIEW ON UBIQUITOUS CLOUDS AND PERSONAL MOBILE NETWORKS
Volume-1 | Issue-3

Analysis of Solar Power Generation Performance Improvement Techniques
Volume-4 | Issue-3

Pollination Inspired Clustering Model for Wireless Sensor Network Optimization
Volume-3 | Issue-3

Design of Low Power Cam Memory Cell for the Next Generation Network Processors
Volume-3 | Issue-4

A STUDY OF RESEARCH NOTIONS IN WIRELESS BODY SENSOR NETWORK (WBSN)
Volume-1 | Issue-2

Computation of Constant Gain and NF Circles for 60 GHz Ultra-low noise Amplifiers
Volume-3 | Issue-3

Home / Archives / Volume-3 / Issue-4 / Article-1

Volume - 3 | Issue - 4 | december 2021

Design of Low Power Cam Memory Cell for the Next Generation Network Processors
Pages: 208-218
DOI
10.36548/jsws.2021.4.001
Published
03 December, 2021
Abstract

In the modern world, high performance embedded applications in the field of multimedia, networking, and imaging are increasing day by day. These applications require high performance and more complex out-of-order superscalar processor. These complex dynamic instructions scheduling superscalar processors need higher levels of on-chip integration designs which are often associated with power dissipation. These out-of-order superscalar processors achieve higher performance compared to other processors by simultaneous fetching, decoding and execution for multiple instructions in out-of-order that are used in the next generation network processors. The main data path resources of the processor use CAM+RAM structure which is the major power consuming unit in the overall out-of-order processor design. The proposed new design of CAM+RAM with power-gating technique reduces the overall average power consumption compared to the conventional design without any significant impact on their performance.

Keywords

Static Power dynamic power CAM SRAM

×

Currently, subscription is the only source of revenue. The subscription resource covers the operating expenses such as web presence, online version, pre-press preparations, and staff wages.

To access the full PDF, please complete the payment process.

Subscription Details

Category Fee
Article Access Charge
15 USD
Open Access Fee Nil
Annual Subscription Fee
200 USD
After payment,
please send an email to irojournals.contact@gmail.com / journals@iroglobal.com requesting article access.
Subscription form: click here